# Switched version of the Cockcroft-Walton charge pump for driving capacitive loads

DAVOR VINKO, TOMISLAV SVEDEK, TOMISLAV MATIC Department of Communications Faculty of Electrical Engineering J.J.Storssmayer University of Osijek Kneza Trpimira 2b, 31000 Osijek CROATIA davor.vinko@etfos.hr

*Abstract:* - This paper presents a switched Cockcroft-Walton (SCW) charge pump designed for driving capacitive or low current resistive loads. The proposed charge shows great improvement in output voltage levels that it achieves, and in number of capacitors needed for reaching a certain voltage level. Also, it requires no additional clocking scheme besides the present single phase AC signal. The proposed SCW charge pump was simulated and compared with the CW charge pump.

Key-Words: - Charge pump, Driving capacitive loads, High-voltage generation, Voltage multiplier

## 1 <sup>1</sup>Introduction

Charge pumps are on-chip circuits used for generating voltage levels higher than voltage available from power supply [1]. One of the areas where they are commonly used, are the RFID circuits. More specific, the passive RFID circuits, which do not have power supply of their own, but they use the RF signal generated from the reader as power source. The power transmitted to the RFID tag in that manner, depending on the certain conditions such as reader-tag distance, sometimes is not sufficient to be used for powering of the circuit. This is the main reason for usage of *indirectly* powered circuits. The idea is that the tag "waits", while the charge pump is charging [2]. When the voltage stored in pumps capacitors reaches predefined value, the control circuit discharges the capacitors allowing the tag to perform its function, usually sending the serial number. When used in *indirectly* powered circuits the charge pump sees only capacitive load which consists of output capacitor and capacitors in each stage of the charge pump. This opens a necessity to design charge pumps which are suitable to operate under capacitive load.

Another important aspect of the passive circuits and on-chip integrated circuits in general, is that they are to occupy the smallest area possible. Since the capacitors, with respect to the transistors, occupy the majority of the chip surface, their number is significant factor in scaling down the circuit size.

Fig.1 shows the circuit schematics of the 4-stage Cockcroft-Walton (CW) charge pump. The circuit

consists of diode connected MOSFETs and pumping capacitors. The body of each MOSFET is connected to the ground (not shown in Fig.1). This is very simple design since it doesn't requires any additional clock signals or DC voltage levels. Drawback of this charge pump is the gain loss due to threshold voltage drop and by the body effects of the stage MOSFETs, as in (1).

$$V_{out} = \sum_{i=1}^{k} (V_{AC} - V_{ini}) + (V_{AC} - V_{inout})$$
 (1)

, where  $V_{tni}$  is a threshold voltage of  $i^{th}$  and  $V_{tnout}$  of the output MOSFET and k is the number of identical pre-output stages.

A more recent approach to charge pump development is usage of the switched capacitors circuits and heap charge pumps [3]-[5]. Both approaches are rather similar, and are based on charge pump design incorporating only capacitors and switches instead of diodes or diode connected MOSFETs. Those designs require up to four non-interleaving clock signals in order to operate switches, which must be able to completely



Fig.1 A 4-stage Cockcroft-Walton (CW) charge pump

<sup>&</sup>lt;sup>1</sup> This work was supported by the Ministry of Science, Education and Sports of the Republic of Croatia under project 165-0361630-3049



Fig.3 Switched CW charge pump unit

turn off and on in order to ensure the proper charge pump operation [6], [7].

In this paper we propose a version of switched Cockcroft-Walton (SCW) charge pump for driving capacitive loads. The design is fairly simple. The charge pump requires only the AC signal, with  $U_m$  greater than  $U_{tn}$ , which can be sine or square wave, as opposed to majority of reported charge pumps which require DC voltage and/or special clocking schemes [8]-[14]. No DC voltage is needed for this charge pump, what makes this charge pump suitable for usage in RFID tags, where only the RF signal is available for DC voltage generation.

#### 2 Switched CW Charge Pump

In the switched CW charge pump two regular pumping stages are merged into one major pumping unit which, when modeled with diodes and switches, consists of 2 capacitors, 2 diodes and 2 switches, as shown on Fig.2. There are two operational states for this charge pump. In first, while switch S1 is closed and S2 opened, the charge pump charges as ordinary CW charge pump. In second state, when switch S1 is opened and S2 closed, the charge unit capacitors C1 and C2 are through switch S2 connected serially and the voltage passed to the next pumping unit is significantly higher.

The full charge pumping unit schematics is shown in Fig.3. Due to better clarity of the schematics, the connections between ground and the body of each MOSFET are not shown. M1 and M2 are diode connected MOSFETs which with capacitors C1 and C2 form a regular CW charge pump. MOSFETs M3 and M4 are used as switches S1 and S2, respectively. Two additional MOSFETs M5 and M6, are added to ensure that M4 (switch S2) can be completely turned on and off. In fact, M5 and M6 form an inverter driving stage for MOSFET M4, where the active load resistor M5 is made of a long MOSFET, keeping the power consumption minimal.



Fig.2 Switched CW charge pump unit modeled with diodes and switches

When M6 is turned on, the gate of the M4 is connected to the ground, thus M4 is turned off. When M6 is turned off, the voltage level of capacitor C1 is through M5 brought to the gate of the M4, hence turning it on.

This way, when AC signal is positive, the M3 and M6 are turned on, and the M4 is turned off. This is first operational state in which the charge pump charges as regular CW charge pump. When AC drops to its negative value, the MOSFETs M3 and M6 are turned off, M4 is turned on, and charge pump is in the second operational state where the heaped voltage (serially connected) from capacitors C1 and C2 is passed on the output of the pumping unit.

By cascading the SCW charge pump units a SCW charge pump with any even number of stages can be made, as shown in Fig.3.

#### **3** Simulation

Simulation of the switched CW charge pump is done with Multisim 2001® software, using 0.35µm n-well CMOS level 49 SPICE models [15].

In the comparison between CW and SCW charge pump, the number of pumping stages is one of the parameters. Basically, the number of stages is equal to the number of capacitors in the charge pump, without the output stage. The SCW charge pump consists of charge pump units which are two pumping stages merged together. This is the reason why only the charge pumps with even number of stages were simulated.

By increasing the number of pumping stages, the voltage increases accordingly. For exclusively capacitive load, with no parallel resistive load applied to the output capacitor, comparison between output voltages of the



Fig.4 Output voltage comparison for SCW and CW charge pump for a different number of pumping stages, and different values of the pumping capacitors,  $V_{AC}$ =3.5V.

SCW and CW charge pump, for a different number of pumping stages, and different values of the pumping capacitors, is given in Fig.4. The typical capacitance values for pumping capacitors in related papers [1]-[14] vary from 1pF up to 30 nF.

For SCW with 10 pF pumping capacitors can be seen the output voltage drop for 8-stage charge pump caused by power consumption of the additional MOSFETs added to the charge pump units.

#### 3.1 Output characteristics

The output characteristics  $V_{out}$  vs.  $I_{out}$  of the SCW and CW charge pump are compared. The both charge pumps are 8-stage charge pumps with 10 pF, 100 pF, 1 nF, and 10 nF capacitors, and the frequency of the AC supply is set to the 1 MHz sine wave. Amplitude of the AC supply voltage is set to 3.5 V. Results of the comparison are given in Fig.5.

The SCW charge pump is designed to work under capacitive or low current load. For that reason the output currents in Fig.5 are given in logarithmic scale, which gives better overview of the low current region.

#### 3.1 Charging time

The significant factor in charge pumps which are used in indirectly powered circuits is the charging time. The charging times of the SCW charge pump presented in this paper and CW charge pump are compared, and the result are given in Table 1. Note that the charging time values in Table 1 are time values needed for a certain charge pump to reach the 90% of it's maximal output voltage which is much higher for SCW charge pump.



Fig.5 Output voltages of the 8-stage SCW and CW charge pump under different output currents, logarithmic scale,  $V_{AC}$ =3.5V

 $TABLE \ 1 \\ CHARGING TIME FOR \ 90\% \ OF MAXIMAL \ OUTPUT \ VOLTAGE \ [\mu S]$ 

| Number of | 10pF |     | 100pF |     | 1nF |      | 10nF |      |
|-----------|------|-----|-------|-----|-----|------|------|------|
| stages n  | CW   | SCW | CW    | SCW | CW  | SCW  | CW   | SCW  |
| 2         | 7.2  | 11  | 9.3   | 19  | 31  | 82   | 320  | 1200 |
| 4         | 19   | 36  | 27    | 55  | 98  | 268  | 840  | 2400 |
| 6         | 42   | 90  | 52    | 150 | 177 | 465  | 1300 | 3500 |
| 8         | 72   | 138 | 99    | 408 | 260 | 1000 | 2000 | 7500 |

TABLE 2 OUTPUT VOLTAGES FOR SCW AND CW CHARGE PUMP FOR CHARGING TIME IN WHICH CW REACHES 90% OF ITS MAXIMAL OUTPUT VOLTAGE VALUE,  $V_{AC}$ =3.5V

| Control Volimol Villoli, VAC 5.5 V |      |      |       |      |      |      |      |      |  |  |  |  |
|------------------------------------|------|------|-------|------|------|------|------|------|--|--|--|--|
| Number of                          | 10pF |      | 100pF |      | 1nF  |      | 10nF |      |  |  |  |  |
| stages n                           | CW   | SCW  | CW    | SCW  | CW   | SCW  | CW   | SCW  |  |  |  |  |
| 2                                  | 9.4  | 7.7  | 9.7   | 7.4  | 9.3  | 7.5  | 9.4  | 8.1  |  |  |  |  |
| 4                                  | 15.5 | 16.3 | 15.7  | 16.8 | 15.8 | 18.7 | 15.7 | 18.8 |  |  |  |  |
| 6                                  | 21.8 | 24.7 | 22    | 25.9 | 22   | 33.6 | 21.6 | 34   |  |  |  |  |
| 8                                  | 28.3 | 30   | 28.9  | 35.7 | 28   | 46   | 27.8 | 52   |  |  |  |  |



Fig.6 Output voltages in the charging process for 8-stage SCW and CW charge pump with 1nF pumping capacitors,  $V_{AC}$ =3.5V.

For better comparison between charge pumps Table 2 shows output voltage values for SCW and CW charge pump for charging time in which CW reaches 90% of its maximal output voltage value. The results in Table 2 show us that the SCW charge pump has improved performance also when the charging time is taken into consideration.

The charging processes for 8-stage SCW and CW charge pumps with 1nF pumping capacitors are given by Fig.6. Both charge pumps have approximately the same charging time (CW slightly better) until the CW reaches 70% of its maximal output voltage. After that the CW pump slows down charging toward its lower output voltage, and SCW continues charging much quicker.

### 4 Conclusion

The design we showed offers great save in number of capacitors needed for desired output voltage. To match the 8-stage SCW charge pump characteristics the CW charge pump would have to be at least 24-stage pump. This means that 2/3 of CW pumping capacitors can now be removed without decreasing the output voltage, what offers great chip area saving. Drawback of the SCW is that it cannot cope with CW when higher currents are needed. The best results of SCW are expected in driving low current, preferably capacitive loads, and indirectly powered circuits.

References:

- J. S. Witters, G. Groesenken, and H. E. Maes, "Analysis and modeling of on-chip high-voltage generator circuits for use in EEPROM circuits," *IEEE Journal of Solid-state Circuits*, vol. 24, No. 5, October 1999, pp. 1372-1380.
- [2] F. Kocer and M. P. Flynn, "A new transponder architecture with on-chip ADC for long-range telemetry applications," *IEEE Journal of Solidstate Circuits*, vol. 41, No. 5, May 2006, pp. 1142-1148.
- [3] T. Tanzawa and S. Atsumi, "Optimization of wordline booster circuits for low-voltage flash memories," *IEEE Journal of Solid-state Circuits*, vol. 34, No. 8, August 1999, pp. 1091–1098.
- [4] J.-s. Kim and S. Kim, "High voltage generator using a heap-pump circuit for low voltage embedded FLASH memories," *Journal of the Korean Physical Society*, vol. 41, No. 4, October 2002, pp. 468-470.

- [5] T. Tanzawa, T. Tanaka, K. Takeuchi, and H. Nakamura, "Circuit techniques for a 1.8-V-only NAND flash memory," *IEEE Journal of Solid-state Circuits*, vol. 37, No. 1, January 2002, pp. 84-89.
- [6] L. S. Y. Wong, S. Hossain, A. Ta, J. Edvinsson, D.H. Riva, and H. Nääs, "A very low-power CMOS mixed-signal IC for implantable pacemaker applications," *IEEE Journal of Solid-state Circuits*, vol. 39, No. 12, December 2004, pp. 2446-2456.
- [7] C. Lauterbach, W. Weber, and D. Römer, "Charge sharing concept and new clocking scheme for power efficiency and electromagnetic emission improvement of boosted charge pumps," *IEEE Journal of Solid-state Circuits*, vol. 35, No. 5, May 2000, pp. 719-723.
- [8] J. F. Dickson, "On-chip high-voltage generation in MNOS integrated circuits using an improved voltage multiplier technique," *IEEE Journal of Solid-state Circuits*, vol. 11, Issue 3, Jun 1976, pp. 374-378.
- [9] M.-D. Ker, S.-L. Chen, and C.-S. Tsai, "Design of charge pump circuits with consideration of gateoxide reliability in low-voltage CMOS processes," *IEEE Journal of Solid-state Circuits*, vol. 41, No. 5, May 2006, pp. 1100-1107.
- [10] J.-T. Wu and K.-L. Chang, "MOS charge pumps for low-voltage operation," *IEEE Journal of Solid-state Circuits*, vol. 33, No. 4, April 1998, pp. 592-597.
- [11] J. Shin, I.-J. Chung, Y. J. Park, and H. S. Min, "A new charge pump without degradation in threshold voltage due to body effect," *IEEE Journal of Solidstate Circuits*, vol. 35, No. 8, August 2000, pp. 1227-1230.
- [12] C. C. Wang and J. C. Wu, "Efficiency improvement in charge pump ciruits," *IEEE Journal of Solidstate Circuits*, vol. 33, No. 6, June 1997, pp. 852-860.
- [13] T. T. Le, A. v. Jouanne, K. Mayaram, and T. S. Fiez, "Piezoelectric micro-power generation interface circuits," *IEEE Journal of Solid-state Circuits*, vol. 41, No. 6, June 2006, pp. 1411-1420.
- [14] H.Nakamoto, D. Yamazaki, T. Yamamoto, H. Kurata, S. Yamada, K. Mukaida, T. Ninomiya, T. Ohkawa, S. Masui, and K. Gotoh, "A passive UHF RF identification CMOS tag IC using ferroelectric RAM in 0.35-µm technology," *IEEE Journal of Solid-state Circuits*, vol. 42, No. 1, January 2007, pp. 101-110.
- [15] URL:

https://www.eecs.berkeley.edu/~boser/courses/soft ware/spice/CMOS35/index.html