Nalazite se na CroRIS probnoj okolini. Ovdje evidentirani podaci neće biti pohranjeni u Informacijskom sustavu znanosti RH. Ako je ovo greška, CroRIS produkcijskoj okolini moguće je pristupi putem poveznice www.croris.hr
izvor podataka: crosbi !

ASIC test sequence minimisation by built-in testability in logic surrounding embedded binary asynchronous counters (CROSBI ID 146793)

Prilog u časopisu | izvorni znanstveni rad

Švedek, Tomislav ; V.Ivančić ASIC test sequence minimisation by built-in testability in logic surrounding embedded binary asynchronous counters // IEE proceedings. Computers and digital techniques, 136 (1989), 450-455

Podaci o odgovornosti

Švedek, Tomislav ; V.Ivančić

engleski

ASIC test sequence minimisation by built-in testability in logic surrounding embedded binary asynchronous counters

The parallel/serial test procedure for application-specific integrated circuit (ASIC) logic surrounding embedded asynchronous counters is proposed, which increases counter controllability and observability and reduces test sequence length. Optimisation of counter partitioning and test sequence generation is carried out with the CAD program COUNTESS. For optimal partitioning COUNTESS calculates both the test hardware overhead and the minimum number of test cycles

ASIC; test sequence; testability; asynchronous counters

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

nije evidentirano

Podaci o izdanju

136

1989.

450-455

objavljeno

1350-2387

1359-7027

Povezanost rada

Elektrotehnika