Integrator Clamping for Asynchronous Sigma-Delta Modulator Central Frequency Increment (CROSBI ID 184780)
Prilog u časopisu | izvorni znanstveni rad | međunarodna recenzija
Podaci o odgovornosti
Matić, Tomislav ; Švedek, Tomislav ; Vinko, Davor
engleski
Integrator Clamping for Asynchronous Sigma-Delta Modulator Central Frequency Increment
Hysteretic comparator (Schmitt trigger) is the basic part of the Asynchronous Sigma-Delta Modulator (ASDM). If propagation delay of a hysteretic comparator is not equal to zero and it has measurable value, than it affects the ASDM output frequency spectrum. Since ASDM is a circuit with serial connection of integrator and hysteretic comparator followed by negative feedback loop, propagation delay of the comparator will introduce the timing errors in ASDM output signal triggering events. Therefore ASDM central frequency will be lower then it is in the case for propagation delay equal to zero. The paper provides mathematical analysis of the hysteretic comparator propagation delay influence to the ASDM output frequency spectrum. The method for ASDM central frequency improvement using integrator voltage clamping has been proposed. Mathematical analysis, together with simulation and measurement results, shows partial central frequency increment. Since ASDM circuit can be used as an oscillator for zero input signals, central frequency improvement can be significant.
Asynchronous Sigma-Delta Modulator; central frequency; oscillator; hysteresis voltage; propagation delay; voltage clamping
nije evidentirano
nije evidentirano
nije evidentirano
nije evidentirano
nije evidentirano
nije evidentirano
Podaci o izdanju
Povezanost rada
Elektrotehnika, Računarstvo